# Modeling of SiC MOSFET in Matlab/Simulink

Yang Cao, Liqiang Yuan, Kainan Chen, Zhengming Zhao, Ting Lu, Fanbo He State Key Laboratory of Power System, Dept. of Electrical Engineering, Tsinghua Univ., Beijing, China

Abstract- New power semiconductor devices, such as SiC MOSFET, have widely fascinated people in recent years. They are playing more and more important roles in modern power electronic converters. Most of current SiC MOSFET models are implemented in simple simulator, such as PSPICE, and have problems in some applications, for example, the accuracy of these models can not satisfy the demand with the increasing of main circuit complexity. A novel model of SiC MOSFET implemented in Matlab/Simulink is proposed in this paper, where its physical mechanism of the device is considered. Firstly the model is established based on its static and transient characteristics. Then the parameters in the model are extracted. And finally simulation and experiment results are compared to validate the model.

Keywords: SiC devices, modeling, Matlab/Simulink.

#### I. INTRODUCTION

Silicon power[1][1] semiconductor devices have been widely used in power electronic converters. performances of silicon-based devices has been improving over the last century. However, as the current technology is reaching the theoretical limits of silicon, new semiconductor devices such as silicon carbide (SiC) are being increasingly fascinating to researchers. One of those devices that has been used in industry is SiC MOSFET. More and more studies have been conducted on SiC MOSFET models A classical SiC MOSFET model was raised in [1], as is shown in fig.1. This model is a scripture in simulation of SiC MOSFET and is widely used. Some effective improvements are proposed in [2]. However, the existing models are mostly implemented in PSPICE and have usability problems in some cases, as mentioned in [3]. Those problems can be well solved in Matlab/Simulink. So a novel MOSFET model in Matlab/Simulink should be researched. This paper proposes a model for the commercial SiC MOSFET CMF20120D(1200 V/33 A) from CREE and simulation results are achieved via Matlab/Simulink. Firstly the model is established based on its static and transient characteristics. Then the parameters in the model are extracted. Finally both the simulation and the experiment results are compared to validate the model.

Supported by the National High Technology Research and Development Program of China (863 Program, No. 2011AA050402) and by the Program of State Key Laboratory of Power System in Tsinghua University (SKLD13M09).

#### II. MODEL STRUCTURE

A picture of CMF20120D CREE MOSFET and its internal structure are given in Fig 2. The device has three terminals, gate, drain and source. There's a highly doped N+ region between the drain and the source so that more carriers can be provided. Also the vertical structure is used so that a higher current can be achieved in on-state, as mentioned in [4, 5].



Fig. 1. A classical SiC MOSFET model



Fig. 2. Commercial SiC MOSFET and its internal structure

References [6, 7] demonstrate the turn-on principle of a MOSFET. When  $V_{\rm ds}$  is positive and  $V_{\rm gs}$  goes up gradually, the MOSFET experiences 3 stages before it is on.

Stage (1): when  $V_{\rm gs}$  just begins to rise, holes below the silicon dioxide layer are pushed off by the electric field generated by  $V_{\rm gs}$  and result in a depletion layer.

Stage (2):  $V_{\rm gs}$  keep rising, the depletion layer turns to inversion layer, which means the carriers in this region are electronics but not holes in the previous. But there are too few of them to form a circuit.

State (3):  $V_{\rm gs}$  rises to a voltage that is higher than the turnon voltage( $V_{\rm T}$ ) and the number of electronics in the inversion layer is big enough to form a circuit from drain to source, or  $I_{\rm d}$ . Channel emerges in the P semiconductor below the insulation layer. The higher  $V_{\rm gs}$  is, the wider the channel is and the better its conductivity is.

In a SiC MOSFET, the PN junction is charged under a reverse voltage and can be equivalent to a capacitance. The barrier capacitance effect is the charging effect caused by the change of width of space-charge region when the voltage over PN junction changes. The change of voltage over PN junction causes movement of majority carrier in both N region and P region, which is equivalent to a charging process to a capacitance at the PN junction. The barrier capacitance parameters are related to the frequency and amplitude of the external voltage; The diffusion capacitance effect is caused by the time delay of electronic mobility. When PN junction is offset positively, electronics enter N region from P region to combine with the holes. But the combinations couldn't complete immediately, for the electronics need to diffuse in P region, which causes accumulation of electronics in the diffusion region. Obviously the accumulation is related with the circuit through the junction. The larger the circuit is, the more electronics are accumulated. This process is also like a charging process in a capacitance, so it is defined as diffusion capacitance. These parasitics capacitances have obvious impact on transient performance. References [8-10] state the impact specifically.

Based on the principles above, static and transient models are established.

The static model describes the U-I characteristics in onstate. On-state current is determined by Vgs as well as Vds. The model is built up via Matlab/Simulink by solving onstate function in a S-function.  $V_{\rm gs}$  and  $V_{\rm ds}$  are the inputs of the function. Then the calculation result is delivered to a VCCS, where a current signal is produced. This process is shown in Fig 3.

Then gate driver, stray inductance, base resistance and parasitics capacitances are added to the external circuit of the static model to establish a transient model, as depicted in Fig. 4.

In this model,  $C_{\rm gd}$ ,  $C_{\rm gs}$  and  $C_{\rm ds}$  are respectively gate-to-drain, gate-to-source and drain-to-source capacitances respectively.  $L_{\rm d}$  is the stray inductance inside the device, while  $R_{\rm ds}$  is the stray resistance of the base.



Fig. 3. Static model process



Fig. 4. Transient model of SiC MOSFET

## III. PARAMETER EXTRACTION

In the formal section, the SiC MOSFET model based on Matlab/Simulink has been attained. In this section, the parameters in the model are extracted.

In the static model, output current  $I_d$  is described as the formula below, mentioned in [11].

$$I_{D} = \begin{cases} 0, U_{GS} < U_{T} \\ K_{p}(U_{GS} - U_{T} - U_{DS} / 2)U_{DS}, U_{GS} \ge U_{T}, U_{DS} < U_{GS} - U_{T} \end{cases}$$

$$K_{p}(U_{GS} - U_{T})^{2} / 2, U_{GS} \ge U_{T}, U_{DS} \ge U_{GS} - U_{T}$$

The static model describes the U-I characteristics when MOSFET is in static state. The output I is determined by  $V_{\rm gs}$  as well as  $V_{\rm P}$ , as described in the formul.  $U_{\rm T}$  and  $K_{\rm P}$  are given parameters in the model. Using the least square method to extract them.

In this model,  $U_T$ =2.122V,  $K_P$ =0.745.

The parameters in the transient model are also extracted, listed in Table 1.

Table. 1. Parameters in the transient model

| Parameter                         | Symbol            | Unit | Value |
|-----------------------------------|-------------------|------|-------|
| External stray inductance         | $L_{\rm s}$       | nΗ   | 90    |
| External stray resistance         | $R_{\mathrm{s}}$  | Ω    | 3     |
| Resistance of diode               | $R_{\rm diode}$   | Ω    | 0.2   |
| Parasitic capacitance of diode    | $C_{ m diode}$    | pF   | 70    |
| Gate-to-source capacitance        | $C_{\rm gs}$      | pF   | 1902  |
| Drain-to-source capacitance       | $C_{\mathrm{ds}}$ | pF   | 40    |
| Gate-to-drain capacitance         | $C_{\rm gd}$      | pF   | 70    |
| Internal inductance of the device | $L_{d}$           | nΗ   | 20    |

It is crucial for the validity of the model that the parameters in the circuit are reasonably decided. In this paper, those parameters are decided by the following principles:

# i. External stray inductance $L_s$ :

For an inductance, it is known that its voltage and current can be described by

$$\Delta V = L_s \frac{di}{dt}$$

According to this law, the experimental di/dt is firstly abstracted, secondly the experimental  $\Delta V$  is obtained. Finally  $L_s$  is estimated with the two parameters. In this paper,  $L_s$  =70mH.

# ii. Oscillation resistance $R_s$ and on-resistance of diode

These two parameters can be estimated by the number the waveform oscillate in a single switch and the oscillation time. In this paper,  $R_s = 3\Omega$ ,  $R_{\text{diode}} = 0.2\Omega$ .

## iii. Capacitance inside diode, $C_{\text{diode}}$

According to [12], the frequency of oscillation in a single switch is determined by

$$2\pi f = \frac{1}{\sqrt{LC}}$$

Therefore  $C_{\rm diode}$  can be estimated using the experimental oscillation frequency and the estimated  $L_{\rm s}$ . In this paper  $C_{\rm diode}$  =70pF.

iv. 
$$C_{\rm ds}$$
,  $C_{\rm gs}$  and  $C_{\rm gd}$ 

Those capacitance parameters inside the SiC MOSFET could be obtained from the datasheet. In this paper,  $C_{\rm ds}$  =40pF,  $C_{\rm gs}$  =1902pF,  $C_{\rm gd}$  =70pF.

# v. Internal inductance $L_s$

This parameter can be estimated from the overshoot of the voltage waveforms in the progress of switching on and off. In this paper,  $L_s = 20 \text{mH}$ .

## IV. SIMULATION AND EXPERIMENT RESULTS

Firstly the on-state characteristics of the SiC MOSFET are tested using a SONY 371A instrument. The U-I curves are drawn and compared with the simulation results. Fig 5 a) shows the test curves of the commercial SiC MOSFET CMF20120D (1200 V/33 A) from CREE. It can be seen that the function in the formula mentioned above fits the experiment static characteristics well.





Fig. 5. Comparison of simulation and experiment results of V-A characteristic

Then a test circuit is designed to validate the established model, as shown in Fig 6. Four waveforms are observed as indicated by the numbers in the circuit, namely  $V_{\rm ds}$ ,  $V_{\rm gs}$ ,  $I_{\rm d}$  and  $V_{\rm load}$ .



Fig. 6. Test circuit of the established model (a: equivalent circuit b: PCB)

The parameters in the test circuit are given in table2.

Table. 2. Parameters in the test circuit

| Name of the                       | Numerical value or detailed |  |
|-----------------------------------|-----------------------------|--|
| parameters                        | information                 |  |
| SiC MOSFET                        | CMF20120D                   |  |
| SiC SBD                           | C4D30120D                   |  |
| $L_{ m load}$                     | 1.296mH                     |  |
| $R_{\mathrm{load}}$               | 1Ω, 100W                    |  |
| Internal resistance of $L_{load}$ | 0.93Ω                       |  |

Also, simulation results are obtained at a bus voltage of 600V and a load current of 20A. The simulation and the experiment are compared in Fig. 7 and Fig. 8.

It can be seen that the simulation waveforms are very similar to the experimental waveforms, in peak voltage, peak current, rise/fall time and the oscillation. It concludes that the established model has a good performance.





Fig. 7. Turn-on waveforms (a: voltage waveform b: current waveform)





b)
Fig. 8. Turn-off waveforms (a: voltage waveform b: current waveform)

#### V. CONCLUSIONS

As the existing models for SiC MOSFET are mostly in PSPICE and have problems in some applications, this paper presents a model for the high-voltage SiC MOSFET in Matlab/Simulink. To validate the model, a buck circuit is designed and the transient experiment results of the SiC MOSFET are obtained. The comparison results show that the established model can well describe the performance of the SiC MOSFET in its dynamic transient.

#### REFERENCES:

- Wang, J., et al., Characterization, modeling, and application of 10-kV SiC MOSFET. Electron Devices, IEEE Transactions on, 2008. 55(8): p. 1798-1806.
- [2]. Sun K, et al., Modeling of SiC MOSFET at variable temperature. Proceedings of the CSEE, 2013.33(3):Page37-43. 孙凯等,碳化硅MOSFET 的变温度参数建模. 中国电机工程学报, 2013. 33(3):第37-43页
- [3]. Yan J, et al., Power MOSFET modeling based on Matlab, Power Electronics, 2006.39(3):Page23-25. 严杰, 王莉与王志强, 基于 Matlab 的功率 MOSFET 建模. 电力电子技术, 2006. 39(3): 第 23-25 页.
- [4]. Martin, M., A. Saha and J.A. Cooper Jr, A self-aligned process for high-voltage, short-channel vertical DMOSFETs in 4H-SiC. 2004.
- [5]. Saad, I., et al. Design and simulation analysis of nanoscale vertical MOSFET technology. in Research and Development (SCOReD), 2009 IEEE Student Conference on. 2009: IEEE.
- [6]. Mudholkar, M., M. Saadeh and H.A. Mantooth. A datasheet driven power MOSFET model and parameter extraction procedure for 1200V, 20A SiC MOSFETs. in Power Electronics and Applications (EPE 2011), Proceedings of the 2011-14th European Conference on. 2011: IEEE
- [7]. Chen, Z., et al. Vertical SiC JFET model with unified description of linear and saturation operating regions. in Energy Conversion Congress and Exposition, 2009. ECCE 2009. IEEE. 2009: IEEE.
- [8]. Wang Yongji, Ge Xiaoning, Jin Taidong, Reseaching in the impact of MOSFET stray capacitance on E power amplifier, Semiconductor Technoligy. 2012.37(002):Page138-142. 王永吉, 葛小宁与金太东, MOSFET 寄生电容对 E 类功率放大器影响的研究. 半导体技术, 2012. 37(002): 第 138-142 页.

- [9]. Liu Ping, et al., Impact of nonlinear output capacitance of a MOSFET to oscillation frequency, Microcomputer information 2007(29):Page258-259. 刘平等, MOSFET 输出电容的非线性对振荡频率的影响. 微计算机信息, 2007(29): 第 258-259 页.
- [10]. Bakowski, M., Status and prospects of SiC power devices. IEEJ Transactions on Industry Applications, 2006. 126: p. 391-399.
- [11]. Funaki, T., et al. Characterization of SiC JFET for temperature dependent device modeling. in Power Electronics Specialists Conference, 2006. PESC'06. 37th IEEE. 2006: IEEE.
- [12]. Wang, R., et al. Transformer-isolated gate drive design for SiC JFET phase-leg module. in Energy Conversion Congress and Exposition (ECCE), 2011 IEEE. 2011: IEEE.